| - | - | - | - | <b>ETROS</b> | |---|-----|-----|----|--------------| | | 8 3 | 5 h | C) | 1 | | Ю | v | U | U | | (Pages: 3) | Name | *************************************** | |-----------------|-----------------------------------------| | ng point repres | 1301101 | | Reg No | 12 | ## SIXTH SEMESTER B.Sc. DEGREE EXAMINATION, MARCH/APRIL 2015 ## (U.G-CCSS) Core Course—Computer Science CS 6B 15—COMPUTER ORGANISATION AND ARCHITECTURE (2012 Admissions) | | | (20. | 12 Aumis | 5510115) | |---------|----------|---------------------------------|-------------|----------------------------------------------------| | ne : Th | hree Hou | rect address instruction? 811 | | Maximum: 30 Weightage | | I. A | nswer al | ll twelve questions: | | 14 Compare volatile and non-volatile m | | | 1 The le | oad instruction is mostly used | to design | ate a transfer from memory to a processor register | | | | n as | | | | | | D stands for | | 17 Define virtual memory. Why-is it use | | | | BSA instruction is ———— | | 18 What is pipelining? | | | 4 A floa | ating point number that has | a O in the | MSB of mantissa is said to have | | | 5 Mem | ory unit accessed by content | is called - | 20 Define hit and miss. What is meant ! | | | (a) | Associative Memory. | (b) | Read Only Memory. | | | (c) | Programmable memory. | | Virtual Memory. | | | 6 The | register that keeps track of ir | struction | s in memory is : | | | (a) | PC. | (b) | IR. Explain the different phases of an in | | | (c) | ) AR | (6) | .22. With the help of a block diagram exp | | | 7 A Sta | ack-organized Computer use | | | | | (a) | ) Indirect addressing. | (b) | Two addressing. | | | (c) | Zero addressing. | (d) | Index addressing. | | | 8. Writ | e Through technique is used | in which | memory for updating the data: | | | (a) | ) Virtual memory. | (b) | Main memory. | | | (c) | ) Cache memory. | | Auxiliary Memory. | | | 9. In a | memory-mapped I/O system | , which of | the following will not be there? | | | (a | ) LDA. | (b) | IN. | | | (c | ) ADD. | (d) | OUT. | | | | | | Turn over | | | Z C | |-----|---------------------------------------------------------------------------------------------------------| | 10 | Floating point representation is used to store ————. | | 11 | The pipeline that operates on a stream of instruction by overlapping the phases of instruction is ————. | | 12 | In DMA the data transfer is controlled by ————. | | | $12 \times \frac{1}{4} = 3 weight$ | | Ans | swer all nine questions. | | 13 | What is the difference between direct and indirect address instruction? | | 14 | Compare volatile and non-volatile memory. Give example for both. | | | Define a microprogrammed control Unit. | | | What is multiprogramming? | | | Define virtual memory. Why is it used? | | | 3 The BSA instruction is | | | What is pipelining? | | | Define effective address. | | 20 | Define hit and miss. What is meant by hit ratio? | | 21 | Distinguish between address space and memory space. | | | $(9 \times 1 = 9 \text{ weight})$ | | Ans | swer any five questions. | | 22. | Explain the different phases of an instruction cycle. | | 23. | With the help of a block diagram explain the control unit of basic computer. | | 24. | Define: | | | (a) Microoperation. (b) Microinstruction. | | | (c) Microprogram. (d) Microcode. | | 25. | What is associative memory? Explain the block diagram of associative memory. | | 26. | Differentiate between Isolated and memory mapped I/O. | | 27. | Which are the different types of mapping techniques? | | | 111 112 Ans 13 14 15 16 17 18 19 20 21 Ans 22. 23. 24. | 28. Explain attached array processor. 9. In a memory-mapped I/O system, which of the follow ## Answer any two questions. - 29. With the help of block diagrams explain RAM and ROM organization? - 30. What are Instruction pipeline? Explain how the instruction cycle in the CPU can be processed with a four segment pipeline? - 31 Explain DMA controller in detail? $(2 \times 4 = 8 \text{ weightage})$